# HIPPO COM | The material in this manual is for information only and is subject to change without notice. | |-----------------------------------------------------------------------------------------------------------------------------| | REVISION: 1.1 | | IBM, IBM PC/XT/AT, PC-DOS, MS-DOS, OS/2, INTEL, AMI ARE THE TRADEMARKS OR REGISTERED TRADEMARKS OF THEIR RESPECTIVE OWNERS. | | | | | | | | | | | #### RADIO FREQUENCY INTERFERENCE STATEMENT This equipment generates and uses radio frequency energy and if not installed and used properly, that is, in strict accordance with the manufacturer's instructions, may cause interference with radio and television reception. If this equipment does cause interference to radio or TV reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures: - \* Reorient the receiving antenna. - \* Relocate the computer away from the receiver. - \* Move the computer away from the receiver. - \*Plug the computer into a different outlet so that computer and receiver are on different branch circuits. - \*Ensure that card slot covers are in place when no card is installed. - \*Ensure that card mounting screws, attachment connector screws, and ground wires are tightly secured. - \*If peripherals are used with this system, it is suggested to use shielded, grounded cables, with in-line filters if necessary. If necessary, the user should consult the dealer service representative for additional suggestions. The manufacturer is not responsible for any radio or TV interference caused by unauthorized modifications to this equipment. It is the responsibility of the user to correct such interference. # Note - 1.Electronic components are sensitive to dust and dirt. Do inspect and clean the computer system regularly. - 2.Turn off the power whenever you install or remove any connector, memory module and add-on card. Before turning on the power, make sure that all the connectors, memory modules and add-on cards are secured. - 3. After power is on, wait for a minute. The system BIOS are going through a self-test during this period and nothing is shown on the screen. After the self-test, the system BIOS will initialize the display adaptor and show messages. - 4.The SIMM sockets are fragile device. Do not force the SIMM modules into the sockets. It may break the locking latches. # Preface The manual provides information about the installation and maintenance of HIPPO COM motherboard. In-depth explanations of the functions of this motherboard are provided. In the appendix, the system BIOS setup is explained. The content in this manual is only for reference and is intended to provide the basic information for the general users. There are also technical information for hardware and software engineers. In this manual, there are 4 chapters. Chapter 1 contains a brief introduction and specification of HIPPO COM motherboard. In the Chapter 2, the functions of HIPPO COM are explained. It also outlines many advanced features of the CPU and the system architecture. Chapter 3 explains the installation of coprocessor, DRAM modules and jumpers. Technical information is provided in the Chapter 4. System BIOS is described in the attached BIOS Manuaw # Table of Content | Chapter 1 | INTRODUCTION | | |-----------|-------------------------|------| | Chapter 2 | GENERAL FEATURES | | | Spec | rification | 2-1 | | Chapter 3 | CONFIGURING THE SYSTEM | | | Insta | alling RAM Modules | 3-1 | | Conf | figuration of Memory | 3-2 | | DRA | AM Configuration | 3-3 | | Cont | trol of System Speed | 3-4 | | Syste | em Board Jumper Setting | 3-5 | | Syste | em Board Connectors | 3-9 | | Chapter 4 | TECHNICAL INFORMATION | | | Men | nory Mapping | 4-1 | | I/O A | Address Map | 4-2 | | Syste | em Timers | 4-4 | | Syste | em Interrupts | 4-6 | | Dire | ct Memory Access (DMA) | 4-7 | | Real | Time Clock and CMOS RAM | 4-8 | | CMC | OS RAM Address Map | 4-9 | | Real | Time Clock Information | 4-10 | | Syste | em Expansion Bus | 4-11 | # Appendix A **OPERATION AND MAINTENANCE** | Static Electricity | A-1 | |------------------------------|-----| | Keeping The System Cool | A-1 | | Cleaning The 'Golden Finger' | A-2 | | Cleaning The Motherboard | A-2 | # Appendix B SUMMERY OF JUMPER SETTING Appendix C SYSTEM BOARD LAYOUT # Chapter 1 Introduction HIPPO COM is designed to be a powerful platform for sophisticated software available now and in the future. It contains the most powerful microprocessor 80486 which combines CPU, numeric coprocessor and internal cache memory on a single chip. HIPPO COM fully takes advantage of the power of 80486 and provides high performance, reliability and compatibility to the user. Fast A20 gate and fast reset generation are incorporated to improve the performance of advanced operation system and expanded memory managers. Compatibility and reliability are important issues. I/O channel is compatible to standard AT bus and any peripheral may be used. THE PAGE IS INTENTIONALLY LEFT BLANK # Chapter 2 General Features # **SPECIFICATION** | Processor: | |-------------------------------------------------------------------| | Intel 80486DX, 80486DX2, 80486SX or 80487SX CPU | | | | Speed : | | Turbo/normal speed | | | | I/O Slot : | | Compatible to standard AT bus | | Four 16-bit slots | | | | Memory: | | Shadow RAM for system and video BIOS Page mode and hidden refresh | | Flexible configuration SIMM sockets for 256KB, 1MB or 4MB modules | #### Cache: 8KB four way set associative internal cache #### System Support Functions: - 8-Channel DMA (Direct Memory Access) - 16-level interrupt - 3 programmable timers - CMOS RAM for system configuration - Real time clock with battery back-up - Fast A20 gate and fast reset #### Other Features: - External battery connector #### PROCESSOR The power of HIPPO COM comes from 80486. 80486 is the state-of-art microprocessor which merges many innovative features on a single chip for advanced applications and operation systems. Fabricating with the 1um process, this CPU consists of more than one million transistors. With such high density, this CPU incorporates as many as new features to make itself the most powerful microprocessor. 80486 is a 32-bit microprocessor with 32-bit external data bus and 32-bit external address bus. It not only contain a central processing unit, but also integrates a numeric processor and a four-way set associate cache memory. It is fully binary compatible with 80386 and 80387. All existing software for PC XT/AT can be used on HIPPO COM. However, due to the new internal architecture, the performance of 80486 is two to four times of 80386. Cache memory can improve the overall performance of a computer system. Nevertheless, if the cache memory is separated from CPU, CPU still needs to fetch code and data through external bus. That means the data transfer rate should not be too fast so that the external devices are able to keep pace with the CPU. In 80486, the cache controller and cache memory are integrated into the chip. Most of the operations can be carried out inside the CPU, which reduces the bus operations on external data and address bus and thus speeds up the internal execution. 486 Block Diagram The cache memory is a 8K bytes, 16 bytes line size, four-way set associative configuration. The hit rate of this configuration is much better than 32K bytes two-way set associative external cache because a four-way set associative architecture provides better performance in a multitasking and multi-processor environment. Bus snooping feature keeps the cache memory consistent with the main memory. When an external processor overwrites the content in the main memory, the corresponding data in the internal cache memory will be invalidated and will be fetched from main memory when CPU reads this data. If a read miss occurs, the CPU will initiate a burst mode read operation. In burst mode read operation, CPU performs four successive read operations each of which takes only one cycle. Total 128 bits data are fetched into the CPU's internal cache. Since burst mode read operation is very fast, the traffic of the CPU bus is greatly reduced and the bus is available to other bus masters, such as DMA controller. Reading 128 bits data into CPU will take some times. In order to reduce the delay, the internal cache controller works parallel with CPU. It fetches the data needed by CPU for the present operation and the CPU read cycle is terminated. Then the other data are read into the internal cache memory while CPU is doing something else. This arrangement permits the CPU to run at zero wait state. \_\_\_\_\_ By eliminating the access to external bus, operations with the internal cache can be completed in a single cycle. 80386 at least needs two cycles for an operation. To further increase the rate of data transfer inside the CPU, the internal bus of the cache memory is increased to 128 bits, which is four times of the external bus. Since, in most of the time, the CPU is using the internal cache, the large bus size substantially improves the overall performance. When the CPU writes data to the main memory, the data is first stored in a write buffer. There are four write buffers. When the external bus is idle, data will be sent to the main memory. If all buffers are filled, it can start write operation in burst mode. Since the internal cache is updated immediately, the CPU need not suspend its operation and there is no need to wait for the external device to update the main memory. Many often-used instructions are executed in a clock cycle and some instructions are modified to take fewer cycles than in 80386. On the contrary, 80386 may take two to three more cycles for the same instruction. The CPU contains an advanced instruction pipeline structure and a 32-byte code queue to speed up the execution. 80486 includes all the functions of 80386 and is able to support sophisticated software and operation systems which are widely employed now. It is able to operate in real mode, protected mode and virtual 8086 mode. \_\_\_\_\_ Internal memory management unit provides a flexible addressing scheme for the next generation operation system. Multitasking, concurrent operation and manipulating huge data base can be accomplished with excellent performance. Paging mechanism is employed to allow powerful operating system to implement virtual memory. Each segment is divided into several pages which are 4K bytes per page. Page mechanism is transparent to software and allows software to address 64 terabytes. Furthermore, the 64KB segment boundary which is an barrier of 8088 and 80286 is removed and the segment length can be increased up to 4GB. The demand for sophisticated, number-crunching scientific and business applications has rapidly increased in recent years. In the past, microprocessor features an integer Arithmetic Logic Unit which only handles simple integer operations such as addition and multiplication. Floating-point operations which are actually utilized by applications must be accomplished through software routines. To meet the demand of floating-point calculation, a numeric coprocessor is necessary. However, an external coprocessor has been found to be the bottleneck of data transfer. 80486 integrates the coprocessor on chip and thus the data transfer to external bus is eliminated. The on-chip coprocessor is compatible with 80387. It works parallel with other units in the CPU, which results in a better performance of numeric process. #### **MEMORY SYSTEM** Two banks of DRAMs can be installed on board. So 8 SIMM modules may be installed on your system and the maximum memory size is up to 64MB. 256KB, 1MB, 4MB & 16MB DRAM SIMM modules are supported. The DRAM should be fast-page mode DRAM with staggered refresh capability. The memory system provides a flexible memory configuration. Several combinations of DRAM types are allowed. The DRAM type and the memory size are automatically detected by the system BIOS. So, you may easily change the configuration of the system. The memory controller system supports fast page mode. The memory is divided into pages with equal size. Successive memory accesses within the same page need not require wait state. Furthermore, a burst line fill mode is implemented. In case of a read miss of cache memory, 16 bytes data will be fetched from main memory to cache memory. Using page mode operation will speed up the line fill operation. To enhance the system performance, shadow RAM mode is supported. In shadow RAM mode, system BIOS and video BIOS contained in low speed memory such as EPROM and ROM are copied into DRAM. Improvement is significant because access to DRAM is mush faster than ROM. The memory refresh logic is redesigned to improve the system performance and power consumption. In the original PC/AT design, the memory refresh operation will suspend the CPU operation because it has to access the main memory. In a high speed system like HIPPO COM, the CPU indeed can process a large amount of operations in the memory refresh period. By implementing hidden refresh method, the refresh operations for expansion card on the AT bus and for the main memory are separated. To be compatible, the refresh operation for AT bus will not be changed. But the refresh operation for main memory will be carried out individually and will be done when there is no access to main memory. Furthermore, the frequency of the main memory refresh operation may be set to 'normal' or 'slow'. All types of DRAM can be used in `normal' mode. When 'slow' mode is selected, the availability of main memory is increased but the refresh period of DRAM should be longer. Since the refresh period of DRAM from different manufacturers may vary, consult your dealer for detail. #### **8042 EMULATION** Now, there are many PC designs with a special feature for OS/2 optimization. It is intended to speed up the protected mode switching operation which is done by the slow speed keyboard controller in the original PC design. However, this feature often causes compatibility problem because they use different hardware logic design to bypass the keyboard controller. Thus, the BIOS is needed to be modified to take advantage of it. An application without modification may cause problem. In HIPPO COM, there are some logic designs in the chipset to emulate the keyboard controller. An application can work in the usual way to send commands to keyboard controller, but these commands are in fact interpreted by the chipset. The protected mode switching operation is much faster. There will be no potential problem since modification of software is not needed. THIS PAGE IS INTENTIONALLY LEFT BLANK # Chapter 3 Configuring The System Important Note : Turn off the power before installing or replacing any component. #### INSTALLING RAM MODULES HIPPO COM has eight 30-pin SIMM sockets on board for SIMM modules memory. Whenever you add memory to the motherboard, install four 30-pin SIMM modules at the same time. Also make sure that the chips on the modules face towards the slot for memory expansion board. The modules should be locked by the sockets. Please check carefully before turning on the power. Otherwise, the system will not work properly. To install a module, the module edge is angled into the socket's contact and then the module is pivoted into position, where the locking latches will secure it. If the module edge is not completely inserted into the socket, it cannot be pivoted to be in vertical position and should be dragged out and re-inserted again. Do not force the module into the SIMM socket. It will damage the locking latches. The modules should be locked by the locking latches of the sockets firmly. Please check carefully before turning on the power. Otherwise, the system will not work properly. \_\_\_\_\_ If the BIOS reports an memory error or parity error, drag out the modules and insert them again. If the locking latches are damaged, contact your dealer to replace the socket. #### **CONFIGURATION OF MEMORY** The configuration of the memory is very flexible. There are several combinations of DRAM types you may consider. 256KB, 1MB, 4MB and 16MB SIMM are acceptable. So, a basic system can be equipped with fewer memory and later more memory can be installed when upgrading the system. There are two banks of memory modules on the motherboard. The memory size is detected automatically by system BIOS and indicated during memory test after reset. No jumper is needed to be set for the memory size and DRAM type. To determine what DRAM speed rating should be used depends on the system speed and wait state. The highest performance is accomplished by using zero wait state, but high speed DRAM has to be used. If zero wait state is selected, fast page mode DRAM is needed. The wait state setting is applied to all banks of memory. Therefore make sure to install DRAM with the same speed rating, or accommodate the wait state setting to the slow DRAM type. \_\_\_\_ Because of the shadow RAM function, the 384KB memory between 640KB to 1MB can not accessed. So, the memory size found by the system BIOS is not equal to the actual memory size. For example, when there is 4MB on board, the BIOS will show 3712KB. #### **DRAM CONFIGURATION** | Bank 0 | Bank 1 | Total Memory | |------------|------------|--------------| | SIMM (2~5) | SIMM (6~9) | Term Mentery | | 256K | | 1M | | 256K | 256K | 2M | | 1M | | 4M | | 1M | 256K | 5M | | 1M | 1M | 8M | | 4M | | 16M | | 4M | 256K | 17M | | 1M | 4M | 20M | | 4M | 4M | 32M | | 16M | | 64M | #### CONTROL OF SYSTEM SPEED System speed can be controlled by keyboard and turbo switch. To change the speed by keyboard, use `-' and `+' of the numeric keypad. Press `Ctrl' `Alt' and `-' for slow speed and press `Ctrl' `Alt' and `+' for fast speed. Connect P2 to the turbo switch of the case and P4 to the turbo LED of the case. When the turbo mode is selected, the turbo LED of the case will be turned on. Whenever the system speed is set to be slow by turbo switch, it cannot be changed by the keyboard, and vice versa. #### SYSTEM BOARD JUMPER SETTING There are several options which allows user to select by hardware switches. CPU Type | CPU | JP2 | JP3 | JP4 | |--------|-----|-----|------| | *486DX | 1-2 | 1-2 | 1-2 | | 486SX | 2-3 | 2-3 | OPEN | | 487SX | 1-2 | 1-2 | 2-3 | System Speed | MX CLOCK CHIP | | | | |---------------|-----|-----|-----| | Speed | JP5 | JP6 | JP7 | | 25MHz | 2-3 | 1-2 | 1-2 | | *33MHz | 2-3 | 2-3 | 2-3 | | 40MHz | 2-3 | 2-3 | 1-2 | | 50MHz | 1-2 | 1-2 | 2-3 | | IMI CLOCK CHIP | | | | |----------------|-----|-----|-----| | Speed | JP5 | JP6 | JP7 | | 25MHz | 1-2 | 1-2 | 2-3 | | *33MHz | 2-3 | 1-2 | 1-2 | | 40MHz | 2-3 | 2-3 | 1-2 | | 50MHz | 1-2 | 2-3 | 1-2 | $\pmb{REMARK:} \quad \textit{Consult your dealer for the proper 'System Speed' table}$ \_\_\_\_\_ $\label{thm:condition} \emph{to refer to. Make sure the 'System Speed' setting matched } \emph{the CPU speed rating}.$ with ## Display Selection | ЈР1 | DISPLAY TYPE | |-----|--------------| | 1-2 | Monochrome * | | 2-3 | CGA/EVA/VGA | # CMOS Jumper | JP19 | CMOS OPTION | |------|--------------------| | 2-3 | NORMAL OPERATION * | | 1-2 | RESET CMOS SETUP | ## I/O SYSTEM | JP8 | ON-BOARD IDE | |-----|--------------| | 1-2 | ENABLE * | | 2-3 | DISABLE | | JP9 | ON-BOARD FLOPPY | |-----|-----------------| | 1-2 | ENABLE * | | 2-3 | DISABLE | | JP10 | ON-BOARD GAME PORT | |------|--------------------| | 2-3 | ENABLE * | | 1-2 | DISABLE | | JP11 | ON-BOARD PRINTER PORT | |------|-----------------------| | 1-2 | ENABLE * | | 2-3 | DISABLE | | JP12 | PRINTER PORT SELECT | |------|---------------------| | 1-2 | LPT2 (378) * | | 2-3 | LPT3 (278) | | JP14 | ON-BOARD SERIAL PORT #1 | |------|-------------------------| | 1-2 | ENABLE * | | 2-3 | DISABLE | | JP15 | SERIAL PORT #1 SELECT | |------|-----------------------| | 1-2 | COM1 (3F8) * | | 2-3 | COM3 (3E8) | | JP17 | ON-BOARD SERIAL PORT #2 | |------|-------------------------| | 1-2 | ENABLE * | | 2-3 | DISABLE | | JP18 | SERIAL PORT #2 SELECT | |------|-----------------------| | 1-2 | COM2 (2F8) * | | 2-3 | COM4 (2E8) | SYSTEM BOARD CONNECTORS Under typical conditions, these connectors should be connected to the indicators and switches of the system unit. The functions of connectors on the motherboard are listed below. | | Description | |---------|---------------------------------------| | P1 | Hardware reset connector | | P2 | Turbo switch connector | | P3 | Harddisk activity LED connector | | P4 | Turbo LED cwnector | | P5 | Power LED & Keylock connector | | P6 | Speaker connector | | P7 | Harddisk connector | | P8 | Floppy Diskette Drive connector | | P9 | Primary Serial Port cable connector | | P10 | Secondary Serial Port cable connector | | P11 | Parallel Printer Port cable connector | | P12 | Game Port cable connector | | P13-P14 | Power Supply connector | | P15 | External Battery connector | | P16 | Cooling Fan connector | | KB1 | Keyboard connector | Pin assignment of the connector are illustrated as follows: #### P1 - Hardware Reset Connector | Pin | Assignment | |-----|---------------| | 1 | Selection Pin | | 2 | Ground | #### P2 - Turbo Switch Connector | Pin | Assignment | |-----|---------------| | 1 | Selection Pin | | 2 | Ground | #### P4 - Turbo LED Connector | Pin | Assignment | |-----|------------| | 1 | +5Vdc | | 2 | LED signal | ## P5 - Power LED & Ext-Lock Connector | Pin | Assignment | |-----|------------------| | 1 | +5 Vdc | | 2 | Key | | 3 | Ground | | 4 | Keyboard inhibit | | 5 | Ground | ## P6 - Speaker Connector | Pin | Assignment | |-----|------------| | 1 | Data out | | 2 | +5 Vdc | | 3 | Ground | | 4 | +5 Vdc | P13-P14 - Power Supply Connector | Pin | Assignment | |-----|------------| | 1 | POWERGOOD | | 2 | +5 Vdc | | 3 | +12 Vdc | | 4 | -12 Vdc | | 5 | Ground | | 6 | Ground | | Pin | Assignment | |-----|------------| | 1 | Ground | | 2 | Ground | | 3 | -5 Vdc | | 4 | +5 Vdc | | 5 | +5 Vdc | | 6 | +5 Vdc | # P15 - External Battery Connector | Pin | Assignment | |-----|------------| | 1 | + Vdc | | 2 | not used | | 3 | Ground | | 4 | Ground | # P16 - Cooling Fan connector | Pin | Assignment | |-----|------------| | 1 | + 5Vdc | | 2 | Ground | # KB1 - Keyboard Connector | Pin | Assignment | |-----|----------------| | 1 | Keyboard clock | | 2 | Keyboard data | | 3 | Spare | | 4 | Ground | | 5 | +5 Vdc | THIS PAGE IS INTENTIONALLY LEFT BLANK # Chapter 4 Technical Information This section provides technical information about HIPPO COM and is intended for advanced users interested in the basic design and operation of HIPPO COM. #### **MEMORY MAPPING** | Address | Range | Function | |-------------------|-------------|---------------------------------------| | 000000-7FF<br>FFF | 000K-512K | System Board Memory (512K) | | 080000-09F<br>FFF | 512K-640K | System Board Memory (128K) | | 0A0000-0B<br>FFFF | 640K-768K | Display Buffer (128K) | | 0C0000-0D<br>FFFF | 768K-896K | Adaptor ROM / Shadow RAM (128K) | | 0E0000-0E<br>FFFF | 896K-960K | System ROM / Shadow RAM (64K) | | 0F0000-0FF<br>FFF | 960K-1024K | System BIOS ROM / Shadow<br>RAM (64K) | | 100000-7FF<br>FFF | 1024K-8192K | System Memory | | 800000-FFF | 8192K-16318K | System Memory | |------------|--------------|---------------| | FFF | | | | | | | #### I/O ADDRESS MAP # I/O Address Map on System Board I/O address hex 000 to 0FF are reserved for the system board I/O. | ADDRESS<br>(HEX) | DEVICE | |------------------|-------------------------------------------------------| | 000-01F | DMA Controller 1, 8237 | | 020-03F | Interrupt Controller 1, 8259, Master | | 040-05F | Timer, 8254 | | 060-06F | Keyboard Controller | | 070-07F | Real Time Clock, NMI<br>(non-maskable interrupt) mask | | 080-09F | DMA Page Register, 74LS612 | | 0A0-0BF | Interrupt Controller 2, 8259 | | 0C0-0DF | DMA Controller 2, 8237 | | 0F0 | Clear Math Coprocessor Busy | | 0F1 | Reset Math Coprocessor | | 0F8-0FF | Math Coprocessor Port | I/O address hex 100 to 3FF are available on the I/O channel. | ADDRESS<br>(HEX) | DEVICE | |------------------|----------------------------------------| | 1F0-1F8 | Fixed Disk | | 200-207 | Game I/O | | 278-27F | Parallel Printer Port 2 | | 2F8-2FF | Serial Port 2 | | 300-31F | Prototype Card | | 360-36F | Reserved | | 378-37F | Parallel Printer Port 1 | | 380-38F | SDLC, bisynchronous 2 | | 3A0-3AF | Bisynchronous 1 | | 3B0-3BF | Monochrome Display and Printer Adapter | | 3C0-3CF | Reserved | | 3D0-3DF | Color Graphics Monitor Adapter | | 3F0-3F7 | Diskette Controller | | 3F8-3FF | Serial Port 1 | #### SYSTEM TIMERS HIPPO COM has three programmable timer/counters controlled by Headland chipset and they are defined as channels 0 through 2: | Channel 0 | System Timer | |-----------|---------------| | Gate 0 | Tied on | | Clk in 0 | 1.190 Mhz OSC | | Clk out 0 | 8259 IRQ 0 | | Channel 1 | Refresh Request<br>Generator | |-----------|------------------------------| | Gate 1 | Tied on | | Clk in 1 | 1.190 Mhz OSC | | Clk out 1 | Request Refresh Cycle | | Channel 2 | Tone Generation of Speaker | |-----------|--------------------------------------------| | Gate 2 | Controlled by bit 0 of port hex 61 PPI bit | | Clk in 2 | 1.190 Mhz OSC | | Clk out 2 | Used to drive the speaker | Note: Channel 1 is programmed to generate a 15-micro-second period signal. The 8254 Timer/Counters are treated by system programs as an arrangement of four programmable external I/O ports. Three are treated as counters and the fourth is a control register for mode programming. SYSTEM INTERRUPTS Sixteen levels of system interrupts are provided on HIPPO COM. The following shows the interrupt-level assignments in decreasing priority. | Level | | Function | |---------------|-----------|-----------------------------------| | Microproces | sor NMIPa | nrity or I/O Channel | | Interrupt Cor | ntrollers | Check | | merrupi coi | inioners | | | CTLR 1 | CTLR 2 | 2 | | IRQ0 | | Timer Output 0 | | IRQ1 | | Keyboard | | ID 0.0 | | (Output Buffer Full) | | IRQ2 | | Interrupt from CTLR 2 | | | IRQ8 | Real-time Clock Interrupt | | | IRQ9 | Software Redirected to | | | | INT 0AH (IRQ2) | | | IRQ10 | Reserved | | | IRQ11 | Reserved | | | | Reserved | | | | Coprocessor | | | | Fixed Disk Controller<br>Reserved | | | күгэ | Reserved | | IRQ3 | | Serial Port 2 | | IRQ4 | | Serial Port 1 | | IRQ5 | | Parallel Port 2 | | IRQ6 | | Diskette Controller | | IRQ7 | | Parallel Port 1 | | | | | ## **DIRECT MEMORY ACCESS (DMA)** HIPPO COM supports seven DMA channels. | Channel | Function | |---------|------------------------------| | 0 | Spare (8 bit transfer) | | 1 | SDLC (8 bit transfer) | | 2 | Floppy Disk (8 bit transfer) | | 3 | Spare (8 bit transfer) | | 4 | Cascade for DMA Controller 1 | | 5 | Spare (16 bit transfer) | | 6 | Spare (16 bit transfer) | | 7 | Spare (16 bit transfer) | The following shows the addresses for the page register. | Page Register | I/O Address (HEX) | |---------------|-------------------| | DMA Channel 0 | 0087 | | DMA Channel 1 | 0083 | | DMA Channel 2 | 0081 | | DMA Channel 3 | 0082 | | DMA Channel 5 | 008B | | DMA Channel 6 | 0089 | | DMA Channel 7 | 008A | | Refresh | 008F | #### REAL TIME CLOCK AND CMOS RAM Real time clock and CMOS RAM are contained on board. Real time clock provides the system date and time. CMOS RAM stores system information. Both are backed up by battery and will not lose information after power off. The following page shows the CMOS RAM Address Map. #### CMOS RAM ADDRESS MAP | Addresses | Description | |-----------|----------------------------------------------| | 00-0D | * Real-time clock information | | 0E | * Diagnostic status byte | | 0F | * Shutdown status byte | | 10 | Diskette drive type byte - drives A and B | | 11 | Reserved | | 12 | Fixed disk type byte - drives C and D | | 13 | Reserved | | 14 | Equipment byte | | 15 | Low base memory byte | | 16 | High base memory byte | | 17 | Low expansion memory byte | | 18 | High expansion memory byte | | 19-2D | Reserved | | 2E-2F | 2-byte CMOS checksum | | 30 | * Low expansion memory byte | | 31 | * High expansion memory byte | | 32 | * Date century byte | | 33 | * Information flags<br>(set during power on) | 34-3F Reserved #### REAL TIME CLOCK INFORMATION The following table describes real-time clock bytes and specifies their addresses. | Byte | Function | Address | |------|-------------------|---------| | 0 | Seconds | 00 | | 1 | Second alarm | 01 | | 2 | Minutes | 02 | | 3 | Minute alarm | 03 | | 4 | Hours | 04 | | 5 | Hour alarm | 05 | | 6 | Day of week | 06 | | 7 | Date of month | 07 | | 8 | Month | 08 | | 9 | Year | 09 | | 10 | Status Register A | 0A | | 11 | Status Register B | 0B | | 12 | Status Register C | 0C | | 13 | Status Register D | 0D | #### SYSTEM EXPANSION BUS HIPPO COM provides four 16-bit slots. #### The I/O channel supports: - \* I/O address space from hex 100 to hex 3FF - \* Selection of data access (either 8 or 16 bit) - \* 24 bit memory addresses (16MB) - \* Interrupts - \* DMA channels - \* Memory refresh signal The following figure shows the pin numbering for I/O channel connectors (A-side and B-side). The following figure shows the pin numbering for I/O channel connectors (C-side and D-side). The following tables summarize pin assignments for the I/O channel connectors. # I/O Channel (A-Side) | I/O Pin | Signal Name | I/O | |---------|-------------|-----| | A1 | -I/O CH CK | I | | A2 | SD7 | I/O | | A3 | SD6 | I/O | | A4 | SD5 | I/O | | A5 | SD4 | I/O | | A6 | SD3 | I/O | | A7 | SD2 | I/O | | A8 | SD1 | I/O | | A9 | SD0 | I/O | | A10 | -I/O CH RDY | I | | A11 | AEN | 0 | | A12 | SA19 | I/O | | A13 | SA18 | I/O | | A14 | SA17 | I/O | | A15 | SA16 | I/O | | A16 | SA15 | I/O | | A17 | SA14 | I/O | | A18 | SA13 | I/O | | A19 | SA12 | I/O | | A20 | SA11 | I/O | | A21 | SA10 | I/O | | A22 | SA9 | I/O | | A23 | SA8 | I/O | | A24 | SA7 | I/O | | A25 | SA6 | I/O | | A26 | SA5 | I/O | | A27 | SA4 | I/O | | A28 | SA3 | I/O | | A29 | SA2 | I/O | | A30 | SA1 | I/O | | A31 | SA0 | I/O | ## I/O Channel (B-Side) | I/O Pin | Signal Name | I/O | |---------|-------------|--------| | B1 | GND | Ground | | B2 | RESET DRV | I | | В3 | +5 Vdc | Power | | B4 | IRQ9 | I | | B5 | -5 Vdc | Power | | В6 | DRQ2 | I | | В7 | -12 Vdc | Power | | В8 | 0WS | I | | В9 | +12 Vdc | Power | | B10 | GND | Ground | | B11 | -SMEMW | 0 | | B12 | -SMEMR | О | | B13 | -IOW | I/O | | B14 | -IOR | I/O | | B15 | -DACK3 | I | | B16 | DRQ3 | О | | B17 | -DACK1 | I | | B18 | DRQ1 | О | | B19 | -Refresh | I/O | | B20 | CLK | О | | B21 | IRQ7 | I | | B22 | IRQ6 | I | | B23 | IRQ5 | I | | B24 | IRQ4 | I | | B25 | IRQ3 | I | | B26 | -DACK2 | О | | B27 | T/C | О | | B28 | BALE | О | | B29 | +5 Vdc | Power | | B30 | OSC | О | | B31 | GND | Ground | ## I/O Channel (C-Side) | I/O Pin | Signal Name | I/O | |---------|-------------|-----| | C1 | SBHE | I/O | | C2 | LA23 | I/O | | C3 | LA22 | I/O | | C4 | LA21 | I/O | | C5 | LA20 | I/O | | C6 | LA19 | I/O | | C7 | LA18 | I/O | | C8 | LA17 | I/O | | C9 | -MEMR | I/O | | C10 | -MEMW | I/O | | C11 | SD8 | I/O | | C12 | SD9 | I/O | | C13 | SD10 | I/O | | C14 | SD11 | I/O | | C15 | SD12 | I/O | | C16 | SD13 | I/O | | C17 | SD14 | I/O | | C18 | SD15 | I/O | ## I/O Channel (D-Side) | I/O Pin | Signal Name | I/O | |---------|-------------|--------| | D1 | -MEM CS16 | I | | D2 | -I/O CS16 | I | | D3 | IRQ10 | I | | D4 | IRQ11 | I | | D5 | IRQ12 | I | | D6 | IRQ15 | I | | D7 | IRQ14 | I | | D8 | -DACK0 | О | | D9 | DRQ0 | I | | D10 | -DACK5 | О | | D11 | DRQ5 | I | | D12 | -DACK6 | О | | D13 | DRQ6 | I | | D14 | -DACK7 | О | | D15 | DRQ7 | I | | D16 | +5 Vdc | Power | | D17 | -MASTER | I | | D18 | GND | Ground | THIS PAGE IS INTENTIONALLY LEFT BLANK # Appendix A Operation and Maintenance #### STATIC ELECTRICITY When installing or removing any add-on card, DRAM module or coprocessor, you should discharge the static electricity on your body. Static electricity is dangerous to electronic device and can build-up on your body. When you touch the add-on card or motherboard, it is likely to damage the device. To discharge the static electricity, touch the metal of your computer. When handling the add-on card, don't contact the components on the cards or their "golden finger". Hold the cards by their edges. #### KEEPING THE SYSTEM COOL The motherboard contains many high-speed components and they will generate heat during operation. Other add-on cards and hard disk drive can also produce a lot of heat. The temperature inside the computer system may be very high. In order to keep the system running stably, the temperature must be kept at a low level. A easy way to do this is to keep the cool air circulating inside the case. The power supply contains a fan to blow air out of the case. If you find that the temperature is still very high, it would be better to install another fan inside the case. Using a larger case is recommended if there are a number of add-on cards and disk drives in the system. \_\_\_\_ #### CLEANING THE "GOLDEN FINGER" Whenever inserting an add-on card to the motherboard, make sure that there is no dirt on the "golden finger" of the add-on card. If not, the contact between the "golden finger" and the slot may be poor and thus the add-on card may not work properly. Use a pencil eraser to clean the "golden finger" if dirt is found. #### **CLEANING THE MOTHERBOARD** The computer system should be kept clean. Dust and dirt is harmful to electronic devices. To prevent dust from accumulating on the mother-board, installing all mounting plates on the rear of the case. Regularly examine your system, and if necessary, vacuum the interior of the system with a miniature vacuum. A-2 # Appendix B SUMMARY OF JUMPER SETTING | CPU | JP2 | JP3 | JP4 | |--------|-----|-----|------| | *486DX | 1-2 | 1-2 | 1-2 | | 486SX | 2-3 | 2-3 | OPEN | | 487SX | 1-2 | 1-2 | 2-3 | | JP1 | DISPLAY TYPE | |-----|--------------| | 1-2 | Monochrome * | | 2-3 | CGA/EVA/VGA | | JP19 | CMOS OPTION | |------|--------------------| | 2-3 | NORMAL OPERATION * | | 1-2 | RESET CMOS SETUP | B-1 #### I/O SYSTEM | JP8 | ON-BOARD IDE | |-----|--------------| | 1-2 | ENABLE * | | 2-3 | DISABLE | | JP9 | ON-BOARD FLOPPY | |-----|-----------------| | 1-2 | ENABLE * | | 2-3 | DISABLE | | JP10 | ON-BOARD GAME PORT | |------|--------------------| | 2-3 | ENABLE * | | 1-2 | DISABLE | | JP11 | ON-BOARD PRINTER PORT | |------|-----------------------| | 1-2 | ENABLE * | | 2-3 | DISABLE | | JP12 | PRINTER PORT SELECT | |------|---------------------| | 1-2 | LPT2 (378) | | 2-3 | LPT3 (278) | | JP14 | ON-BOARD SERIAL PORT #1 | |------|-------------------------| | 1-2 | ENABLE * | | 2-3 | DISABLE | | JP15 | SERIAL PORT #1 SELECT | |------|-----------------------| | 1-2 | COM1 (3F8) | | 2-3 | COM3 (3E8) | | JP17 | ON-BOARD SERIAL PORT #2 | |------|-------------------------| | 1-2 | ENABLE * | | 2-3 | DISABLE | | JP18 | SERIAL PORT #2 SELECT | |------|-----------------------| | 1-2 | COM2 (2F8) | | 2-3 | COM4 (2E8) | THIS PAGE IS INTENTIONALLY LEFT BLANK B-4 # Appendix C System Board Layout HIPPO COM BOARD LAYOUT